## FIRST RESET SIGNAL ON LAPTOP MOTHERBOARD

By Adie Dkhaz on Sunday, March 8, 2015 at 8:00pm

**RSMRST#** 

When the Power,Bios,Ec are OK, the RSMRST# will go Hi. In the other word,this pin go Low only when the systemreset.If BIOSdata is error,RSMRST# won't go HI.

When SIO(EC) get +V\_RTC

thecrystal will work.

- 1. RTC have to be oscillating(32.768KHz).
- 2. RTCRST# have to be high.
- 3. RSMRST# have to be inactive (high).
- 4. PWRBTN# have a trigger.
- 5. LOW\_BAT# have to be inactive (high).

If true, thenEC will recieve SLP\_S3# / SLP\_S5 from ICH/PCH, in the old ICH or some deferent circuirity SLP\_S3 and SLP\_S5 will generate directly from ICH,or both EC and PCH having this signal also.

When All+V?S/+V? powers are ready, PWR\_GOOD will tie to high to turn on CPU powers(+VCCP and +VCC\_CORE).

SB/PCH Power good--->SB/PCH pwr\_btn--->PCH RUN

SUSB## from PCH toSIO pullup the signal SLP\_S3# The signal is used to shut power off /on through logic gate transistor or IC

SUSC# from PCH toSIO pullup the signal SLP\_S5# The signal is used to shut power off /on through logic gate transistor or IC

ICH/SB,MCH & CPU IMVP\_PWRGD => CLK\_ENABLE# => RESET\_OUT#=> ICH\_PWRGD => PLTRST# => PCI\_RST=> H\_PWRGOOD

CPU generate the first cycle to read the BIOS code CPU bus DMI LPC SPI CPU ===> GMCH===> ICH===> SIO ===> BIOS

**CPU MASTER POWER** 

VR\_ON Enable--->+VCCORE 08VS to 1,5VS Memory +VTT and +V1.5VS (DDR3) is ok, the PGOOD VTT\_PWRGD pull high to CPU First nd ICH will tie H\_PWRGD to high ,then NB will tieCPURST# to reset CPU.

## Crystal clock Oscilator CLOCK SUMMARY

- (1) 32.768KHz to SIO Required +V\_RTC and to ICH(chipset) also Required +V\_RTC
- (2) 49.152MHz to (audio controller) Required +V3S
- (3) 27MHz : to Graphicchip (video controller)Required +V3S
- (4) 14.318MHz : X1 to (clock Generator) Required +V3S

Make sure crystal is oscillating for EC(SIO),SB/ICH/PCH and VGA or it will no post

Clock Generator Elementary required 1) Power : +V3S (2) Crystal : 14.318MHz (3) Control : PCISTOP# , CPUSTOP#\_ is HI When +VCC\_CORE is ready, CLKEN#will go high to enable clock-Generator and turn all clock. PCI\_STOP# and CPU\_STOP# must beat high otherwise some clocks will be turned off.

Clock out -->SIO(EC)-->PCH/SB-->NB-->CPU

LPC\_Frame-->SB output signal is high

Note High signal can be identified by measuring 3.3V available

copyrigh\_adiedkhaz