

0.8V Reference LDO with Source-Sink & Output Selection Functions

### Features

- LDO with Source and Sink Capabilities
- Single Input Voltage
- Input Voltage Range from 2.5V to 5.0V
- Use One Pin to Select Fixed Output Voltage
- Use One Pin to Choose Output Voltage by External Resistors
- Output Voltage Accuracy : ±2%
- Current-Limit Protection
- Thermal Shutdown Protection
- Fast Transient Response

Applications

**Desktop Computers** 

Springdale MCH Power 0.8V~1.2V Linear Regulator

- Stability with Low-ESR Capacitors
- TO-252-5, SOP-8, and SOP-8P Packages
- Lead Free and Green Devices Available
  (RoHS Compliant)

### **General Description**

The APL5332 is a precise CMOS LDO with source sink and output selection functions. The APL5332 offers 2% output accuracy. The APL5332 integrates with two power mosfets to source and sink current as well as current and thermal limit into a single chip.

The output voltage can be 1.225V or 1.45V by BS pin selection, and also can be adjusted by an external resistor divider connected to FB pin.

The APL5332 also works with low-ESR output capacitors, reducing the amount of board space necessary for power applications.

The APL5332 key features include current-limit, thermal shutdown, and fast transient response. A compact package TO-252-5 for power consumption purpose, and SOP-8 and SOP-8P for space saving purpose.

## **Pin Configuration**



|      | 1 | 8 | □ мс |
|------|---|---|------|
| BS 🗌 | 2 | 7 | □ мс |
| FB 🕅 | 3 | 6 | GND  |
| VOUT | 4 | 5 | Пис  |

SOP-8P (Top View)

NC = No internal connection

= Thermal Pad

(connected to GND plane for better heat dissipation)

ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.



## Ordering and Marking Information



Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020C for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or CI does not exceed 900ppm by weight in homogeneous material and total of Br and CI does not exceed 1500ppm by weight).

## Absolute Maximum Ratings (Note 1)

| Symbol                               | Parameter                         | Rating                 | Unit |
|--------------------------------------|-----------------------------------|------------------------|------|
| V <sub>IN</sub>                      | VIN Supply Voltage, VIN to GND    | -0.2 ~ 5.5             | V    |
|                                      | BS, FB to GND                     | -0.2 ~ V <sub>IN</sub> | V    |
| V <sub>OUT</sub>                     | VOUT Output Voltage, VOUT to GND  | -0.2 ~ V <sub>IN</sub> | V    |
| PD                                   | Power Dissipation                 | Internally Limited     | W    |
| TJ                                   | Junction Temperature              | 150                    | °C   |
| T <sub>STG</sub> Storage Temperature |                                   | -65 ~ 150              | °C   |
| T <sub>SDR</sub>                     | Soldering Temperature, 10 Seconds | 260                    | °C   |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### Thermal Characteristics

| Symbol | Parameter                                                                                             | Typical Value | Unit |
|--------|-------------------------------------------------------------------------------------------------------|---------------|------|
| θJA    | Junction-to-Ambient Thermal Resistance in Free Air <sup>(Note 2)</sup><br>TO-252-5<br>SOP-8P<br>SOP-8 | 80            | °C/W |

Note 2:  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. The exposed pad of SOP-8P is soldered directly on the PCB.

## **Recommended Operating Conditions**

| Symbol           | Parameter                      | Range     | Unit |
|------------------|--------------------------------|-----------|------|
| V <sub>IN</sub>  | VIN Supply Voltage             | 2.4 ~ 3.5 | V    |
| I <sub>OUT</sub> | VOUT Output Current (Note 3,4) | -1 ~ +2   | A    |
| TJ               | Junction Temperature           | 0 ~ 125   | °C   |

Note 3 : The symbol "+" means the VOUT sources current to load; the symbol "-" means the VOUT sinks current to GND. Note 4 : The max. IOUT varies with the  $T_{J}$ . Please refer to the typical characteristics.



## **Electrical Characteristics**

Refer to the typical application circuit. These specifications apply over  $V_{IN}$ =2.5~3.3V, and  $T_J$ = 0 to 125°C, unless otherwise specified. Typical values refer to  $T_J$ =25°C.

| Cumhal           | Devenueter                                              | Tast Ca                                                                    |             | APL5332 |          |      |      |
|------------------|---------------------------------------------------------|----------------------------------------------------------------------------|-------------|---------|----------|------|------|
| Symbol           | Parameter                                               | Test Co                                                                    | onditions   | Min.    | Тур.     | Max. | Unit |
| OUTPUT V         | OLTAGE                                                  |                                                                            |             |         |          |      |      |
| $V_{REF}$        | Reference Voltage                                       | FB=VOUT                                                                    |             | -       | 0.8      | -    | V    |
| N/               |                                                         | BS=VIN, FB=VIN                                                             |             | -       | 1.225    | -    | v    |
| V <sub>OUT</sub> | VOUT Output Voltage                                     | BS=GND, FB=VIN                                                             |             | -       | 1.45     | -    | V    |
|                  |                                                         | I <sub>OUT</sub> =0A, T <sub>J</sub> =25°C                                 |             | -1      | -        | +1   | %    |
|                  | Accuracy                                                | I <sub>OUT</sub> = -1~+2A, T <sub>J</sub> =0                               | )~125°C     | -2      | -        | +2   | 70   |
|                  | Load Regulation                                         | I <sub>OUT</sub> =0A~+2A<br>V <sub>IN</sub> =2.5V<br>V <sub>IN</sub> =3.3V |             | -       | 0.5<br>1 | -    | %    |
|                  |                                                         | I <sub>OUT</sub> = 0~-1A, V <sub>IN</sub> =2                               | .5V or 3.3V | -       | 0.7      | -    |      |
|                  | Line Regulation                                         | I <sub>OUT</sub> =0A, V <sub>IN</sub> =2.5V ~ 3.3V                         |             | -       | 0.05     | 0.2  | %    |
| PROTECTI         | ON                                                      |                                                                            |             | •       |          |      |      |
|                  |                                                         | Sourcing Current                                                           | TJ=25°C     | 2.0     | 2.3      | -    |      |
|                  |                                                         | (V <sub>IN</sub> =3.3V)                                                    | TJ=125°C    | -       | 1.7      | -    | - A  |
|                  | Current Limit                                           | Sinking Current<br>(V <sub>IN</sub> =2.5V or 3.3V)                         | TJ=25°C     | 1.2     | 1.7      | -    |      |
| I <sub>LIM</sub> |                                                         |                                                                            | TJ=125°C    | -       | 1.3      | -    |      |
|                  |                                                         | Sourcing Current<br>(V <sub>IN</sub> =2.5V)                                | TJ=25°C     | 1.7     | 2.0      | -    | •    |
|                  |                                                         |                                                                            | TJ=125°C    | -       | 1.5      | -    | A    |
| $T_{SD}$         | Thermal Shutdown Temperature                            | Rising T <sub>J</sub>                                                      |             | -       | 150      | -    | °C   |
|                  | Thermal Shutdown Hysteresis                             |                                                                            |             | -       | 25       | -    | °C   |
| BS AND FE        | THRESHOLD VOLTAGES                                      | •                                                                          |             | •       | •        |      |      |
|                  | BS Logic High Threshold Voltage                         | V <sub>BS</sub> Rising                                                     |             | 0.6     | 0.8      | 1.0  | V    |
|                  | BS Hysteresis                                           |                                                                            |             | -       | 35       |      | mV   |
|                  | BS Input Bias Current                                   | V <sub>IN</sub> =3.3V, BS=GNI                                              | C           | -       | -0.17    | -0.3 | μA   |
|                  | FB Logic High Threshold Voltage ( $V_{FB}$ - $V_{IN}$ ) | V <sub>FB</sub> Rising                                                     |             | -0.3    | -0.46    | -0.8 | V    |
|                  | FB Hysteresis                                           |                                                                            |             | -       | 35       | -    | mV   |
|                  | FB Input Bias Current                                   | V <sub>IN</sub> =3.3V, FB=0.8\                                             | /           | -       | -0.17    | -0.3 | μA   |
| OTHER            |                                                         | -                                                                          |             | •       | -        |      |      |
| lα               | Quiescent VIN Supply Current                            | I <sub>OUT</sub> =0A                                                       |             | 4       | 8        | 14   | mA   |
| V <sub>POR</sub> | VIN Power-On-Reset Threshold Voltage                    |                                                                            |             | 1.4     | 2.1      | 2.4  | V    |
| T <sub>ss</sub>  | Soft-Start Interval                                     |                                                                            |             | -       | 1        | -    | mS   |



## **Typical Operating Characteristics**







Sinking Current-Limit vs. Junction Temperature



Copyright © ANPEC Electronics Corp. Rev. A.5 - Jan., 2009



## **Typical Operating Characteristics (Cont.)**





**Quiescent VIN Current** vs. Junction Temperature 10.0 IOUT = 0A 9.5 9.0 Quiescent VIN Current (mA) 8.5 VIN = 3.3V 8.0 7.5 7.0 VIN = 2.5V 6.5 6.0 5.5 5.0 -50 -25 75 100 125 0 25 50 Junction Temperature (°C)

Copyright © ANPEC Electronics Corp. Rev. A.5 - Jan., 2009



# **Pin Description**

| F   | PIN  | I/O | FUNCTION                                       |  |  |  |
|-----|------|-----|------------------------------------------------|--|--|--|
| NO. | NAME |     | FUNCTION                                       |  |  |  |
| 1   | VIN  | I   | Input supply voltage.                          |  |  |  |
| 2   | BS   | I   | Fixed output voltage selection by this pin.    |  |  |  |
| 3   | GND  | 0   | Ground pin for signal ground and power ground. |  |  |  |
| 4   | FB   | I   | Adjust output voltage by this pin              |  |  |  |
| 5   | VOUT | 0   | Regulator output voltage.                      |  |  |  |

## **Block Diagram**



 $V_{IN}$ 



## **Typical Application Circuit**

(1) For Processor MCH Power Selection Schematic (Fixed Voltage Mode Operation selected by BS Pin)



$$\begin{array}{l} \text{BS=H, V}_{\text{OUT}} \text{=} 1.225\text{V} \\ \text{BS=L, V}_{\text{OUT}} \text{=} 1.45\text{V} \\ \text{C2: } 470\mu\text{F, ESR} \text{=} 25\text{m}\Omega \end{array}$$

(2) Use External Resistors to Select the Desired Output Voltage Schematic (Adjustable Voltage Mode Operation)



(3) 1.2V Output LDO

(Adjustable Voltage Mode Operation set by External Resistor Divider)





## **Function Description**

#### General

APL5332 is a source-sink linear regulator designed for motherboard front side bus. The device can supply loads from -1A to 2A in either fixed or adjustable voltage mode. APL5332 has a 0.8V reference, an error amplifier, two pass transistors, fixed voltage selection, an internal feedback resistor-divider, soft-start control, and fault protections (current-limit and thermal shutdown). The output voltage is either 1.225V or 1.45V selected by the BS pin when fixed voltage mode is active by setting FB=VIN. When the FB is connected with a feedback resistor-divider, the IC operates in adjustable voltage mode and the voltage of FB is regulated to 0.8V. In the mode, the input of BS pin is ignored. APL5332 is available in the SOP-8, SOP-8P, and TO-252-5 packages to meet different power dissipation applications.

#### **Output Voltage Regulation**

The error amplifier working with the temperature-compensated 0.8V reference and the two pass transistors (high-side and low-side) regulates the output to the preset voltage. The error amplifier compares the reference with the feedback voltage and amplifies the difference to drive one of the pass transistors. The high-side pass transistor provides current from VIN to VOUT and increases the output voltage when the feedback voltage is lower than the reference. The low-side pass transistor provides current from VOUT to GND and decreases the output voltage when the feedback voltage is higher than the reference. The two pass transistors are well controlled by the error amplifier and prevented short-through conditions. An internal output voltage sense pad is bonded to the VOUT pin for perfect load regulation in fixed voltage mode.

#### **Current Limit**

The APL5332 monitors the sourcing or sinking currents and limits the maximum output current to prevent damages during overload or short-circuit conditions.

#### Power-On-Reset and Soft-Start

A Power-On-Reset circuit monitors input voltage of the VIN pin and prevents wrong logic controls. When the input voltage rises up more than the Power-On-Reset threshold voltage, the device starts to output current. Therefore, a soft-start circuit which controls the reference voltage to rise up is required, limiting surge input currents. The typical soft-start interval is about 1mS.

#### **Thermal Shutdown**

A thermal shutdown circuit limits the junction temperature of the APL5332. When the junction temperature exceeds +150°C, a thermal sensor turns off the both pass transistors, allowing the device to cool down. The regulator starts to regulate again after the junction temperature cools by 25°C, resulting in a pulsed output during continuous thermal overload conditions. The thermal shutdown is designed with a 25°C hysteresis to lower the average junction temperature during continuous thermal overload conditions, extending lifetime of APL5332.

For normal operation, device power dissipation should be externally limited so that junction temperatures will not exceed +125°C.



## **Application Information**

#### Internal Parasitic Diode

Do not apply a voltage to VOUT when the voltage applied at VIN is not present. The reason is that the internal parasitic diodes from VOUT to VIN will conduct due to the forward-voltage applied at VOUT.

#### **Output Voltage Selection**

The APL5332 allows operation in either fixed voltage or adjustable mode. Connecting FB to VIN selects fixed output voltage which is either 1.225V or 1.45V by setting the BS pin to be logic "High" or "Low". The output voltage may also be adjusted by connecting a resistor-divider from VOUT to FB to GND (See the Typical Application Circuit). Selecting R2 in the 100 $\Omega$  to 5k $\Omega$  range ignors the voltage offset caused by the internal pull-up current of FB. Calculate R1 with the following equation:

 $R1 = R2 \left[ (V_{OUT} / V_{REF}) - 1 \right]$ where V<sub>REF</sub> = 0.8V.

The output voltage selection table is :

|    |   | B          | S          |
|----|---|------------|------------|
|    |   | н          | L          |
| FB | Н | 1.225V     | 1.45V      |
|    | L | Adjustable | Adjustable |

#### **Output Capacitor**

The APL5332 requires a proper output capacitor to maintain stability and improve transient response. The output capacitor selection is dependent upon the ESR (equivalent series resistance) and capacitance over temperature and current ranges. The following chart shows a stable region to select output capacitor for APL5332. This region above the curve indicates minimum required ESR and capacitance to maintain stability. However, the output capacitor should have an ESR less than1 $\Omega$ .



Copyright © ANPEC Electronics Corp. Rev. A.5 - Jan., 2009

Ultra-low-ESR capacitors, such as ceramic chip capacitors, may promote unstable or under-damped transient response, but proper ceramic chip capacitors placed near loads can be used as decoupling capacitors. A low-ESR solid tantalum and aluminum electrolytic capacitor (ESR <1 $\Omega$ ) works extremely well and provides good transient response and stability over temperature.

The output capacitors are also used to reduce the slew rate of load current and help the APL5332 to minimize variations of the output voltage, improving transient response. For this purpose, the low-ESR capacitors are recommended.

#### Input Capacitor

The VIN input capacitor is not required for stability but for supplying surge currents during large load transients, preventing the input rail from dropping, and improving performance of APL5332. The parasitic inductors from the voltage sources or other bulk capacitors to the VIN pins will limit the slew rate of the surge currents during large load transients, resulting in voltage drop at VIN pin. An aluminum electrolytic capacitor (>47 $\mu$ F) is recommended for VIN pin, and It is not necessary to use low-ESR capacitors.

#### Layout and Thermal Consideration

The input capacitors are normally placed near VIN for good performances. Ceramic decoupling capacitors for load must be placed as close to the load to reduce the parasitic inductors of traces. It is also recommended that the APL5332 and output capacitors are placed near the load for good load regulation and transient response. The negative pins of the input and output capacitors and the GND pin of the APL5332 are connected to analog the ground plane of the load.

See Figure 1. The SOP-8P is a cost-effective package featuring a small size as a standard SOP-8 and a bottom thermal pad to minimize the thermal resistance of the package, being applicable to high current applications. The thermal pad of SOP-8P or TO-252-5 is soldered to the top ground pad which is connected to the internal or bottom ground plane by several vias. The printed circuit board (PCB) forms a heat sink and dissipates major heat into ambient air.



## **Application Information (Cont.)**

#### Layout and Thermal Consideration (Cont.)

Thermal resistance consists of two main elements,  $\theta_{\rm JC}$  (junction-to-case thermal resistance) and  $\theta_{\rm CA}$  (case-to-ambient thermal resistance).  $\theta_{\rm JC}$  is specified from the IC junction to the bottom of the thermal pad directly below the die.  $\theta_{\rm CA}$  is the resistance from the bottom of thermal pad to the ambient air and it includes  $\theta_{\rm CS}$  (case-to-sink thermal resistance) and (sink-to-ambient thermal resistance). The specified path for heat flow is the lowest resistance path and it dissipates major heat to the ambient air. Normally  $\theta_{\rm CA}$  is a major resistance in the path. Enlarging the internal or the bottom ground plane reduces the resistance  $\theta_{\rm CA}$ . The relationship between power dissipation and temperature is the following equation:

 $P_{D} = (T_{J} - T_{A}) / \theta_{JA}$ where,

P<sub>D</sub>: power dissipation

T<sub>1</sub>: Junction Temperature

T<sub>4</sub>: Ambient Temperature

 $\boldsymbol{\theta}_{_{JA}}$  : Junction-to-Ambient Thermal Resistance



Figure 2 shows a recommended board layout using the SOP-8P package. An area of 140milx110mil on the top layer (250milx250mil) is used as a thermal pad for APL5332 and is connected to the internal or the bottom

ground plane by vias. The vias should have proper hole size to retain solder and help heat conduction. More area of the internal or the bottom plane reduces  $\theta_{JA}$  and is better for dissipating power. The recommended area is without limit. Therefore, the PCB and all components form a heat sink.



#### Figure 2

Figure 3 shows a board layout using the SOP-8P package. The demoboard is made of FR-4 material and is a two-layer PCB. The board size and thickness are 65mmx65mm and 1.6mm. The copper thickness of top and bottom layers is 2 oz. The partial layout around APL5332 is as the details above and shown in the figure 2. It uses 15mil vias to connect the top and bottom ground plane. The  $\theta_{JA}$  of the APL5332 (SOP-8P) mounted on the demodoard is about 41.3°C/W in free air. Assuming the  $T_A=25^{\circ}$ C and the maximum  $T_J=150^{\circ}$ C (typical thermal limit temperature), the maximum power dissipation is calculated as below:

 $P_{D(max)} = (150 - 25) / 41.3 = 3.03W$ 

If the  $T_J$  is designed below 125°C, the calculated power dissipation should be less than:

 $P_{D} = (125 - 25) / 41.3 = 2.42W$ 



# Application Information (Cont.)



Figure 3(a) TopOver Layer



Figure 3(b) Top Layer



Figure 3(c) Bottom Layer

# APL5332



## Package Information

SOP-8



| S         | SOP-8  |             |       |       |  |  |  |
|-----------|--------|-------------|-------|-------|--|--|--|
| SY<br>MBO | MILLIM | MILLIMETERS |       | HES   |  |  |  |
| 0<br>L    | MIN.   | MAX.        | MIN.  | MAX.  |  |  |  |
| А         |        | 1.75        |       | 0.069 |  |  |  |
| A1        | 0.10   | 0.25        | 0.004 | 0.010 |  |  |  |
| A2        | 1.25   |             | 0.049 |       |  |  |  |
| b         | 0.31   | 0.51        | 0.012 | 0.020 |  |  |  |
| с         | 0.17   | 0.25        | 0.007 | 0.010 |  |  |  |
| D         | 4.80   | 5.00        | 0.189 | 0.197 |  |  |  |
| Е         | 5.80   | 6.20        | 0.228 | 0.244 |  |  |  |
| E1        | 3.80   | 4.00        | 0.150 | 0.157 |  |  |  |
| е         | 1.27   | BSC         | 0.050 | ) BSC |  |  |  |
| h         | 0.25   | 0.50        | 0.010 | 0.020 |  |  |  |
| L         | 0.40   | 1.27        | 0.016 | 0.050 |  |  |  |
| θ         | 0°     | 8°          | 0°    | 8°    |  |  |  |

Note: 1. Follow JEDEC MS-012 AA.

2. Dimension "D" does not include mold flash, protrusions or gate burrs.

Mold flash, protrusion or gate burrs shall not exceed 6 mil per side.

3. Dimension "E" does not include inter-lead flash or protrusions.

Inter-lead flash and protrusions shall not exceed 10 mil per side.



## Package Information

SOP-8P



\_\_\_\_

| Ş              | SOP-8P   |       |        |       |  |  |  |
|----------------|----------|-------|--------|-------|--|--|--|
| SY<br>MB<br>OL | MILLIM   | ETERS | INCHES |       |  |  |  |
| Ŭ<br>L         | MIN.     | MAX.  | MIN.   | MAX.  |  |  |  |
| A              |          | 1.60  |        | 0.063 |  |  |  |
| A1             | 0.00     | 0.15  | 0.000  | 0.006 |  |  |  |
| A2             | 1.25     |       | 0.049  |       |  |  |  |
| b              | 0.31     | 0.51  | 0.012  | 0.020 |  |  |  |
| с              | 0.17     | 0.25  | 0.007  | 0.010 |  |  |  |
| D              | 4.80     | 5.00  | 0.189  | 0.197 |  |  |  |
| D1             | 2.25     | 3.50  | 0.098  | 0.138 |  |  |  |
| E              | 5.80     | 6.20  | 0.228  | 0.244 |  |  |  |
| E1             | 3.80     | 4.00  | 0.150  | 0.157 |  |  |  |
| E2             | 2.00     | 3.00  | 0.079  | 0.118 |  |  |  |
| е              | 1.27 BSC |       | 0.050  | BSC   |  |  |  |
| h              | 0.25     | 0.50  | 0.010  | 0.020 |  |  |  |
| L              | 0.40     | 1.27  | 0.016  | 0.050 |  |  |  |
| θ              | 0°       | 8°    | 0°     | 8º    |  |  |  |

Note : 1. Follow JEDEC MS-012 BA.

2. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion or gate burrs shall not exceed 6 mil per side.

3. Dimension "E" does not include inter-lead flash or protrusions.

Inter-lead flash and protrusions shall not exceed 10 mil per side.



# Package Information

TO-252-5



| Ş I     | 10-252-5 |       |       |       |  |  |  |  |
|---------|----------|-------|-------|-------|--|--|--|--|
| SY-MBOL | MILLIM   | ETERS | INC   | HES   |  |  |  |  |
| Ē       | MIN.     | MAX.  | MIN.  | MAX.  |  |  |  |  |
| A       | 2.18     | 2.39  | 0.086 | 0.094 |  |  |  |  |
| A1      |          | 0.13  |       | 0.005 |  |  |  |  |
| b       | 0.50     | 0.89  | 0.020 | 0.035 |  |  |  |  |
| b3      | 4.32     | 5.46  | 0.170 | 0.215 |  |  |  |  |
| с       | 0.46     | 0.61  | 0.018 | 0.024 |  |  |  |  |
| c2      | 0.46     | 0.89  | 0.018 | 0.035 |  |  |  |  |
| D       | 5.33     | 6.22  | 0.210 | 0.245 |  |  |  |  |
| D1      | 4.57     | 6.00  | 0.180 | 0.236 |  |  |  |  |
| E       | 6.35     | 6.73  | 0.250 | 0.265 |  |  |  |  |
| E1      | 3.81     | 6.00  | 0.150 | 0.236 |  |  |  |  |
| е       | 1.27     | BSC   | 0.050 | ) BSC |  |  |  |  |
| Н       | 9.40     | 10.41 | 0.370 | 0.410 |  |  |  |  |
| L       | 1.40     | 1.78  | 0.055 | 0.070 |  |  |  |  |
| L3      | 0.89     | 2.03  | 0.035 | 0.080 |  |  |  |  |
| θ       | 0°       | 8°    | 0°    | 8°    |  |  |  |  |



# **Carrier Tape & Reel Dimensions**



| Application | A                 | Н                 | T1                 | С                  | d        | D                 | w                  | E1                  | F                  |
|-------------|-------------------|-------------------|--------------------|--------------------|----------|-------------------|--------------------|---------------------|--------------------|
|             | 330.0 ⊉.00        | 50 MIN.           | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 12.0 <b>±</b> 0.30 | 1.75 <b>±</b> 0.10  | 5.5 <b>±</b> 0.05  |
| SOP-8(P)    | P0                | P1                | P2                 | D0                 | D1       | т                 | A0                 | B0                  | K0                 |
|             | 4.0 <b>±</b> 0.10 | 8.0 <b>±</b> 0.10 | 2.0 <b>±</b> 0.05  | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 6.40 <b>±</b> 0.20 | 5.20 <b>±</b> 0.20  | 2.10 <b>±</b> 0.20 |
| Application | Α                 | Н                 | T1                 | С                  | d        | D                 | w                  | E1                  | F                  |
|             | 330.0 ⊉.00        | 50 MIN.           | 16.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 16.0 <b>±</b> 0.30 | 1.75 <b>±</b> 0.10  | 7.50 <b>±</b> 0.05 |
| TO-252-5    | P0                | P1                | P2                 | D0                 | D1       | Т                 | A0                 | B0                  | K0                 |
|             | 4.0 <b>±</b> 0.10 | 8.0 <b>±</b> 0.10 | 2.0 <b>±</b> 0.05  | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 6.80 <b>±</b> 0.20 | 10.40 <b>±</b> 0.20 | 2.50 <b>±</b> 0.20 |

(mm)

## **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| SOP-8(P)     | Tape & Reel | 2500     |
| TO-252-5     | Tape & Reel | 2500     |

Copyright  $\circledcirc$  ANPEC Electronics Corp. Rev. A.5 - Jan., 2009



# **Taping Direction Information**

SOP-8(P)



TO-252-5



## APL5332





### Reflow Condition (IR/Convection or VPR Reflow)

## **Reliability Test Program**

| Test item     | Method              | Description                   |  |
|---------------|---------------------|-------------------------------|--|
| SOLDERABILITY | MIL-STD-883D-2003   | 245°C, 5 sec                  |  |
| HOLT          | MIL-STD-883D-1005.7 | 1000 Hrs Bias @125°C          |  |
| PCT           | JESD-22-B, A102     | 168 Hrs, 100%RH, 121°C        |  |
| TST           | MIL-STD-883D-1011.9 | -65°C~150°C, 200 Cycles       |  |
| ESD           | MIL-STD-883D-3015.7 | VHBM > 2KV, VMM > 200V        |  |
| Latch-Up      | JESD 78             | 10ms, 1 <sub>tr</sub> > 100mA |  |

### **Classification Reflow Profiles**

| Profile Feature                                                                               | Sn-Pb Eutectic Assembly          | Pb-Free Assembly                 |
|-----------------------------------------------------------------------------------------------|----------------------------------|----------------------------------|
| Average ramp-up rate $(T_L \text{ to } T_P)$                                                  | 3°C/second max.                  | 3°C/second max.                  |
| Preheat<br>- Temperature Min (Tsmin)<br>- Temperature Max (Tsmax)<br>- Time (min to max) (ts) | 100°C<br>150°C<br>60-120 seconds | 150°C<br>200°C<br>60-180 seconds |
| Time maintained above:<br>- Temperature (T <sub>L</sub> )<br>- Time (t <sub>L</sub> )         | 183°C<br>60-150 seconds          | 217°C<br>60-150 seconds          |
| Peak/Classification Temperature (Tp)                                                          | See table 1                      | See table 2                      |
| Time within 5°C of actual<br>Peak Temperature (tp)                                            | 10-30 seconds                    | 20-40 seconds                    |
| Ramp-down Rate                                                                                | 6°C/second max.                  | 6°C/second max.                  |
| Time 25°C to Peak Temperature                                                                 | 6 minutes max.                   | 8 minutes max.                   |

Note: All temperatures refer to topside of the package. Measured on the body surface.



## **Classification Reflow Profiles (Cont.)**

Table 1. SnPb Eutectic Process – Package Peak Reflow Temperatures

| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br><sup>3</sup> 350 |
|-------------------|--------------------------------|--------------------------------------------|
| <2.5 mm           | 240 +0/-5°C                    | 225 +0/-5°C                                |
| ≥2.5 mm           | 225 +0/-5°C                    | 225 +0/-5°C                                |

Table 2. Pb-free Process – Package Classification Reflow Temperatures

| Package Thickness                 | Volume mm <sup>3</sup><br><350                                        | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000       |
|-----------------------------------|-----------------------------------------------------------------------|------------------------------------|---------------------------------------|
| <1.6 mm                           | 260 +0°C*                                                             | 260 +0°C*                          | 260 +0°C*                             |
| 1.6 mm – 2.5 mm                   | 260 +0°C*                                                             | 250 +0°C*                          | 245 +0°C*                             |
| ≥2.5 mm                           | 250 +0°C*                                                             | 245 +0°C*                          | 245 +0°C*                             |
| * Talawaya ay Thia alay daa waxaa | . fasting data a la sur la sur data data data data data data data dat | CT 115                             | المعاجب والمعالية والتعالية والمعارية |

\* Tolerance: The device manufacturer/supplier **shall** assure process compatibility up to and including the stated classification temperature (this means Peak reflow temperature +0°C. For example 260°C+0°C) at the rated MSL level.

### **Customer Service**

#### Anpec Electronics Corp.

Head Office :

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel : 886-3-5642000 Fax : 886-3-5642050

Taipei Branch :

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City City, Taipei County 23146, Taiwan Tel : 886-2-2910-3838 Fax : 886-2-2917-3838